版主: 51FPGA |
Rancho
![]()
最后登陆时间:2015-01-14 09:17:39 |
This application note describes a Virtex®-II device implementation of a CSIX-L1 common switch interface between a network processor’s traffic manager and the switching fabric for ATM, IP, MPLS, Ethernet, and similar data communications applications. This design uses a pipeline implementation to achieve a low clock period (approximately 166 MHz), and uses the 32-bit interface CSIX scheme. This document is obsolete/under obsolescence. 关键词:Common Switch Interface C |
![]() Rancho。 |
|
共1条 1/1 1 |