版主: 51FPGA

分享到:
共1条 1/1 1   

关于LVPECL 3.3 V驱动器与Xilinx 2.5 V差分接收器接口问题

    [您是本帖的第1492位阅读者]
Rancho
我是GG
高级会员

最后登陆时间:2015-01-14 09:17:39

直达楼层
1# 发表于 2012-05-07 18:50:59

This application note describes how to interface 3.3V differential Low-Voltage Positive Emitter Coupled Logic (LVPECL) drivers with Xilinx® 2.5V differential receivers, including Virtex®-II Pro, Virtex-II Pro X, Virtex-4, Virtex-5, Spartan®-3E, and Spartan-3 FPGA 2.5V LVPECL and Low Voltage Differential Signaling (LVDS). Several interface modifications are presented with supporting IBIS simulation results.


xapp696.pdf




关键词:关于    LVPECL    驱动器    Xilinx    差分        

Rancho。

此贴由Rancho于2012-05-08 20:04:31最后编辑
共1条 1/1 1   
快速回复主题
  • 匿名不能发帖!请先 [ 登陆 注册 ]