版主: 51FPGA |
Rancho
![]()
最后登陆时间:2015-01-14 09:17:39 |
This application note describes how to interface 3.3V differential Low-Voltage Positive Emitter Coupled Logic (LVPECL) drivers with Xilinx® 2.5V differential receivers, including Virtex®-II Pro, Virtex-II Pro X, Virtex-4, Virtex-5, Spartan®-3E, and Spartan-3 FPGA 2.5V LVPECL and Low Voltage Differential Signaling (LVDS). Several interface modifications are presented with supporting IBIS simulation results. 关键词:关于 LVPECL 驱动器 Xilinx 差分 接 |
![]() Rancho。
此贴由Rancho于2012-05-08 20:04:31最后编辑
|
|
共1条 1/1 1 |